Precision Waveform Generator/Voltage Controlled Oscillator

The ICL8038 waveform generator is a monolithic integrated circuit capable of producing high accuracy sine, square, triangular, sawtooth and pulse waveforms with a minimum of external components. The frequency (or repetition rate) can be selected externally from 0.001Hz to more than 300kHz using either resistors or capacitors, and frequency modulation and sweeping can be accomplished with an external voltage. The ICL8038 is fabricated with advanced monolithic technology, using Schottky barrier diodes and thin film resistors, and the output is stable over a wide range of temperature and supply variations. These devices may be interfaced with phase locked loop circuitry to reduce temperature drift to less than 250ppm/°C.

Features
• Low Frequency Drift with Temperature . . . . . 250ppm/°C
• Low Distortion . . . . . . . . . . . . . . . 1% (Sine Wave Output)
• High Linearity . . . . . . . . . . .0.1% (Triangle Wave Output)
• Wide Frequency Range . . . . . . . . . . . . .0.001Hz to 300kHz
• Variable Duty Cycle . . . . . . . . . . . . . . . . . . . 2% to 98%
• High Level Outputs. . . . . . . . . . . . . . . . . . . . TTL to 28V
• Simultaneous Sine, Square, and Triangle Wave Outputs
• Easy to Use - Just a Handful of External Components Required

Ordering Information

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>STABILITY</th>
<th>TEMP. RANGE (°C)</th>
<th>PACKAGE</th>
<th>PKG. NO.</th>
</tr>
</thead>
<tbody>
<tr>
<td>ICL8038CCPD</td>
<td>250ppm/°C (Typ)</td>
<td>0 to 70</td>
<td>14 Ld PDIP</td>
<td>E14.3</td>
</tr>
<tr>
<td>ICL8038CCJD</td>
<td>250ppm/°C (Typ)</td>
<td>0 to 70</td>
<td>14 Ld CERDIP</td>
<td>F14.3</td>
</tr>
<tr>
<td>ICL8038BCJD</td>
<td>180ppm/°C (Typ)</td>
<td>0 to 70</td>
<td>14 Ld CERDIP</td>
<td>F14.3</td>
</tr>
<tr>
<td>ICL8038ACJD</td>
<td>120ppm/°C (Typ)</td>
<td>0 to 70</td>
<td>14 Ld CERDIP</td>
<td>F14.3</td>
</tr>
</tbody>
</table>

Pinout

Functional Diagram
### Absolute Maximum Ratings

- **Supply Voltage (V- to V+):** 36V
- **Input Voltage (Any Pin):** V- to V+
- **Input Current (Pins 4 and 5):** 25mA
- **Output Sink Current (Pins 3 and 9):** 25mA

### Operating Conditions

**Temperature Range:**

- ICL8038AC, ICL8038BC, ICL8038CC: 0°C to 70°C

### Thermal Information

- **θJA (°C/W):**
  - CERDIP Package: 75
  - PDIP Package: 115
- **Maximum Junction Temperature (Ceramic Package):** 175°C
- **Maximum Junction Temperature (Plastic Package):** 150°C
- **Maximum Storage Temperature Range:** -65°C to 150°C
- **Maximum Lead Temperature (Soldering 10s):** 300°C

### Die Characteristics

**Back Side Potential:**

- V-

**CAUTION:** Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

**NOTE:**

1. θJA is measured with the component mounted on an evaluation PC board in free air.

### Electrical Specifications

- **VSUPPLY:** ±10V or +20V, TA = 25°C, RL = 10kΩ, Test Circuit Unless Otherwise Specified

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Test Conditions</th>
<th>ICL8038CC</th>
<th>ICL8038BC</th>
<th>ICL8038AC</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Supply Voltage Operating Range</strong></td>
<td>VSUPPLY</td>
<td>Single Supply</td>
<td>+10</td>
<td>+30</td>
<td>+10</td>
</tr>
<tr>
<td></td>
<td>V+</td>
<td></td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>V+, V-</td>
<td>Dual Supplies</td>
<td>±5</td>
<td>±15</td>
<td>±5</td>
</tr>
<tr>
<td><strong>Supply Current</strong></td>
<td>ISUPPLY</td>
<td>VSUPPLY = ±10V</td>
<td>12</td>
<td>20</td>
<td>12</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(Note 2)</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>

### FREQUENCY CHARACTERISTICS (All Waveforms)

- **Max. Frequency of Oscillation (fMAX):** 100 kHz
- **Sweep Frequency of FM Input (fSweep):** 10 kHz
- **Sweep FM Range (Note 3):** 35:1
- **FM Linearity (10:1 Ratio):** 0.5
- **Frequency Drift with Temperature (Note 5):** 250 ppm/°C
- **Frequency Drift with Supply Voltage (Δf/ΔV):** 0.05 %/V

### OUTPUT CHARACTERISTICS

- **Square Wave**
  - **Leakage Current (IOLK):** 1 μA
  - **Saturation Voltage (V SAT):** 0.2 V
  - **Rise Time (IR):** 180 ns
  - **Fall Time (IF):** 180 ns
  - **Typical Duty Cycle Adjust (Note 6):** 98%

- **Triangle/Sawtooth/Ramp Amplitude (VTRIANGLE):** 0.3 mV
  - **R Rise (RTRI):** 100 kΩ
  - **Linearity:** 0.1
  - **Output Impedance (ZOUT):** 200 Ω

- **Output Voltage Range (Over Supply Voltage):** -0.05 V

---

**Expansion Notes:**

- **Electrical Specifications**
- **Die Characteristics**
- **Absolute Maximum Ratings**
- **Operating Conditions**
### Electrical Specifications

\( V_{\text{SUPPLY}} = \pm 10\text{V or } +20\text{V}, \ T_A = 25^\circ\text{C}, \ R_L = 10\text{k}\Omega, \) Test Circuit Unless Otherwise Specified (Continued)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>TEST CONDITIONS</th>
<th>ICL8038CC</th>
<th>ICL8038BC</th>
<th>ICL8038AC</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>MIN</td>
<td>TYP</td>
<td>MAX</td>
<td>MIN</td>
</tr>
<tr>
<td>Sine Wave Amplitude</td>
<td>( V_{SINE} )</td>
<td>( R_{SINE} = 100\text{k}\Omega )</td>
<td>0.2</td>
<td>0.22</td>
<td>-</td>
<td>0.2</td>
</tr>
<tr>
<td>THD</td>
<td>THD</td>
<td>( R_S = 1\text{M}\Omega ) (Note 4)</td>
<td>-</td>
<td>2.0</td>
<td>5</td>
<td>-</td>
</tr>
<tr>
<td>THD Adjusted</td>
<td>THD</td>
<td>Use Figure 4</td>
<td>-</td>
<td>1.5</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>

**NOTES:**

2. \( R_A \) and \( R_B \) currents not included.
3. \( V_{\text{SUPPLY}} = 20\text{V}; \ R_A \) and \( R_B = 10\text{k}\Omega, f \equiv 10\text{kHz} \) nominal; can be extended 1000 to 1. See Figures 5A and 5B.
4. 82k\Omega connected between pins 11 and 12, Triangle Duty Cycle set at 50%. (Use \( R_A \) and \( R_B \).)
5. Figure 1, pins 7 and 8 connected, \( V_{\text{SUPPLY}} = \pm 10\text{V}. \) See Typical Curves for T.C. vs \( V_{\text{SUPPLY}} \).
6. Not tested, typical value for design purposes only.

### Test Conditions

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>( R_A )</th>
<th>( R_B )</th>
<th>( R_L )</th>
<th>( C )</th>
<th>( SW_1 )</th>
<th>MEASURE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Current</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>3.3nF</td>
<td>Closed</td>
<td>Current Into Pin 6</td>
</tr>
<tr>
<td>Sweep FM Range (Note 7)</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>3.3nF</td>
<td>Open</td>
<td>Frequency at Pin 9</td>
</tr>
<tr>
<td>Frequency Drift with Temperature</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>3.3nF</td>
<td>Closed</td>
<td>Frequency at Pin 3</td>
</tr>
<tr>
<td>Frequency Drift with Supply Voltage (Note 8)</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>3.3nF</td>
<td>Closed</td>
<td>Frequency at Pin 9</td>
</tr>
<tr>
<td>Output Amplitude (Note 10)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Sine</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>3.3nF</td>
<td>Closed</td>
<td>Pk-Pk Output at Pin 2</td>
</tr>
<tr>
<td>Triangle</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>3.3nF</td>
<td>Closed</td>
<td>Pk-Pk Output at Pin 3</td>
</tr>
<tr>
<td>Leakage Current (Off) (Note 9)</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>3.3nF</td>
<td>Closed</td>
<td>Current into Pin 9</td>
</tr>
<tr>
<td>Saturation Voltage (On) (Note 9)</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>3.3nF</td>
<td>Closed</td>
<td>Output (Low) at Pin 9</td>
</tr>
<tr>
<td>Rise and Fall Times (Note 11)</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>4.7k\Omega</td>
<td>3.3nF</td>
<td>Closed</td>
<td>Waveform at Pin 9</td>
</tr>
<tr>
<td>Duty Cycle Adjust (Note 11)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Max</td>
<td>50k\Omega</td>
<td>-1.6k\Omega</td>
<td>10k\Omega</td>
<td>3.3nF</td>
<td>Closed</td>
<td>Waveform at Pin 9</td>
</tr>
<tr>
<td>Min</td>
<td>-25k\Omega</td>
<td>50k\Omega</td>
<td>10k\Omega</td>
<td>3.3nF</td>
<td>Closed</td>
<td>Waveform at Pin 9</td>
</tr>
<tr>
<td>Triangle Waveform Linearity</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>3.3nF</td>
<td>Closed</td>
<td>Waveform at Pin 3</td>
</tr>
<tr>
<td>Total Harmonic Distortion</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>10k\Omega</td>
<td>3.3nF</td>
<td>Closed</td>
<td>Waveform at Pin 2</td>
</tr>
</tbody>
</table>

**NOTES:**

7. The hi and lo frequencies can be obtained by connecting pin 8 to pin 7 (f\( _{HI} \)) and then connecting pin 8 to pin 6 (f\( _{LO} \)). Otherwise apply Sweep Voltage at pin 8 (\( (2/3 V_{\text{SUPPLY}} +2\text{V}) \leq V_{\text{SWEEP}} \leq V_{\text{SUPPLY}} \)) where \( V_{\text{SUPPLY}} \) is the total supply voltage. In Figure 5B, pin 8 should vary between 5.3V and 10V with respect to ground.
8. 10V \leq V_+ \leq 30V, or \pm5V \leq V_{\text{SUPPLY}} \leq \pm15V.
9. Oscillation can be halted by forcing pin 10 to +5V or -5V.
10. Output Amplitude is tested under static conditions by forcing pin 10 to 5V then to -5V.
11. Not tested; for design purposes only.
Test Circuit

An external capacitor C is charged and discharged by two current sources. Current source #2 is switched on and off by a flip-flop, while current source #1 is on continuously. Assuming that the flip-flop is in a state such that current source #2 is off, and the capacitor is charged with a current I, the voltage across the capacitor rises linearly with time. When this voltage reaches the level of comparator #1 (set at 2/3 of the supply voltage), the flip-flop is triggered, changes states, and releases current source #2. This current source normally carries a current 2I, thus the capacitor is discharged with a net-current I and the voltage across it drops linearly with time. When it has reached the level of comparator #2 (set at 1/3 of the supply voltage), the flip-flop is triggered into its original state and the cycle starts again.

Four waveforms are readily obtainable from this basic generator circuit. With the current sources set at I and 2I respectively, the charge and discharge times are equal. Thus a triangle waveform is created across the capacitor and the flip-flop produces a square wave. Both waveforms are fed to buffer stages and are available at pins 3 and 9.

Application Information (See Functional Diagram)

An external capacitor C is charged and discharged by two current sources. Current source #2 is switched on and off by a flip-flop, while current source #1 is on continuously. Assuming that the flip-flop is in a state such that current source #2 is off, and the capacitor is charged with a current I, the voltage across the capacitor rises linearly with time. When this voltage reaches the level of comparator #1 (set at 2/3 of the supply voltage), the flip-flop is triggered, changes states, and releases current source #2. This current source normally carries a current 2I, thus the capacitor is discharged with a net-current I and the voltage across it drops linearly with time. When it has reached the level of comparator #2 (set at 1/3 of the supply voltage), the flip-flop is triggered into its original state and the cycle starts again.

Four waveforms are readily obtainable from this basic generator circuit. With the current sources set at I and 2I respectively, the charge and discharge times are equal. Thus a triangle waveform is created across the capacitor and the flip-flop produces a square wave. Both waveforms are fed to buffer stages and are available at pins 3 and 9.
The levels of the current sources can, however, be selected over a wide range with two external resistors. Therefore, with the two currents set at values different from I and 2I, an asymmetrical sawtooth appears at Terminal 3 and pulses with a duty cycle from less than 1% to greater than 99% are available at Terminal 9.

The sine wave is created by feeding the triangle wave into a nonlinear network (sine converter). This network provides a decreasing shunt impedance as the potential of the triangle moves toward the two extremes.

**Waveform Timing**

The symmetry of all waveforms can be adjusted with the external timing resistors. Two possible ways to accomplish this are shown in Figure 3. Best results are obtained by keeping the timing resistors $R_A$ and $R_B$ separate (A). $R_A$ controls the rising portion of the triangle and sine wave and the 1 state of the square wave.

The magnitude of the triangle waveform is set at $\frac{1}{3} V_{\text{SUPPLY}}$; therefore the rising portion of the triangle is,

$$t_1 = C \times V = \frac{C \times 1/3 V_{\text{SUPPLY}} \times R_A}{0.22 \times V_{\text{SUPPLY}}} = \frac{R_A \times C}{0.66}$$

The falling portion of the triangle and sine wave and the 0 state of the square wave is:

$$t_2 = \frac{C \times V}{t} = \frac{C \times 1/3 V_{\text{SUPPLY}}}{2(0.22) V_{\text{SUPPLY}} \times 0.22 V_{\text{SUPPLY}}} = \frac{R_A R_B C}{0.66(2R_A - R_B)}$$

Thus a 50% duty cycle is achieved when $R_A = R_B$.

If the duty cycle is to be varied over a small range about 50% only, the connection shown in Figure 3B is slightly more convenient. A 1kΩ potentiometer may not allow the duty cycle to be adjusted through 50% on all devices. If a 50% duty cycle is required, a 2kΩ or 5kΩ potentiometer should be used.

With two separate timing resistors, the frequency is given by:

$$f = \frac{1}{t_1 + t_2} = \frac{1}{R_A \frac{C}{0.66} \left(1 + \frac{R_B}{2R_A - R_B}\right)}$$

or, if $R_A = R_B = R$

$$f = \frac{0.33}{RC} \text{ (for Figure 3A)}$$

**FIGURE 2A. SQUARE WAVE DUTY CYCLE - 50%**

**FIGURE 2B. SQUARE WAVE DUTY CYCLE - 80%**

**FIGURE 2. PHASE RELATIONSHIP OF WAVEFORMS**

**FIGURE 3A.**

**FIGURE 3. POSSIBLE CONNECTIONS FOR THE EXTERNAL TIMING RESISTORS**
Neither time nor frequency are dependent on supply voltage, even though none of the voltages are regulated inside the integrated circuit. This is due to the fact that both currents and thresholds are direct, linear functions of the supply voltage and thus their effects cancel.

Reducing Distortion

To minimize sine wave distortion the 82kΩ resistor between pins 11 and 12 is best made variable. With this arrangement distortion of less than 1% is achievable. To reduce this even further, two potentiometers can be connected as shown in Figure 4; this configuration allows a typical reduction of sine wave distortion close to 0.5%.

Selecting RA, RB and C

For any given output frequency, there is a wide range of RC combinations that will work, however certain constraints are placed upon the magnitude of the charging current for optimum performance. At the low end, currents of less than 1μA are undesirable because circuit leakages will contribute significant errors at high temperatures. At higher currents (I > 5mA), transistor betas and saturation voltages will contribute increasingly larger errors. Optimum performance will, therefore, be obtained with charging currents of 10μA to 1mA. If pins 7 and 8 are shorted together, the magnitude of the charging current due to RA can be calculated from:

\[ I = \frac{R_1 \times (V_+ - V_-)}{(R_1 + R_2)} \times \frac{1}{R_A} = 0.22(V_+ - V_-) \]

R1 and R2 are shown in the Detailed Schematic.

A similar calculation holds for RB.

The capacitor value should be chosen at the upper end of its possible range.

Waveform Out Level Control and Power Supplies

The waveform generator can be operated either from a single power supply (10V to 30V) or a dual power supply (±5V to ±15V). With a single power supply the average levels of the triangle and sine wave are at exactly one-half of the supply voltage, while the square wave alternates between V+ and ground. A split power supply has the advantage that all waveforms move symmetrically about ground.

The square wave output is not committed. A load resistor can be connected to a different power supply, as long as the applied voltage remains within the breakdown capability of the waveform generator (30V). In this way, the square wave output can be made TTL compatible (load resistor connected to +5V) while the waveform generator itself is powered from a much higher voltage.

Frequency Modulation and Sweeping

The frequency of the waveform generator is a direct function of the DC voltage at Terminal 8 (measured from V+). By altering this voltage, frequency modulation is performed. For small deviations (e.g. ±10%) the modulating signal can be applied directly to pin 8, merely providing DC decoupling with a capacitor as shown in Figure 5A. An external resistor between pins 7 and 8 is not necessary, but it can be used to increase input impedance from about 8kΩ (pins 7 and 8 connected together), to about (R + 8kΩ).

For larger FM deviations or for frequency sweeping, the modulating signal is applied between the positive supply voltage and pin 8 (Figure 5B). In this way the entire bias for the current sources is created by the modulating signal, and a very large (e.g. 1000:1) sweep range is created (f = Minimum at VSWEEP = 0, i.e., Pin 8 = V+). Care must be taken, however, to regulate the supply voltage; in this configuration the charge current is no longer a function of the supply voltage (yet the trigger thresholds still are) and thus the frequency becomes dependent on the supply voltage. The potential on Pin 8 may be swept down from V+ by (1/3 VSupply - 2V).
**Typical Applications**

The sine wave output has a relatively high output impedance (1kΩ Typ). The circuit of Figure 6 provides buffering, gain and amplitude adjustment. A simple op amp follower could also be used.

With a dual supply voltage the external capacitor on Pin 10 can be shorted to ground to halt the ICL8038 oscillation. Figure 7 shows a FET switch, diode ANDed with an input strobe signal to allow the output to always start on the same slope.

To obtain a 1000:1 Sweep Range on the ICL8038 the voltage across external resistors RA and RB must decrease to nearly zero. This requires that the highest voltage on control Pin 8 exceed the voltage at the top of RA and RB by a few hundred mV. The Circuit of Figure 8 achieves this by using a diode to lower the effective supply voltage on the ICL8038. The large resistor on pin 5 helps reduce duty cycle variations with sweep.

The linearity of input sweep voltage versus output frequency can be significantly improved by using an op amp as shown in Figure 10.
Use in Phase Locked Loops

Its high frequency stability makes the ICL8038 an ideal building block for a phase locked loop as shown in Figure 9. In this application the remaining functional blocks, the phase detector and the amplifier, can be formed by a number of available ICs (e.g., MC4344, NE562).

In order to match these building blocks to each other, two steps must be taken. First, two different supply voltages are used and the square wave output is returned to the supply of the phase detector. This assures that the VCO input voltage will not exceed the capabilities of the phase detector. If a smaller VCO signal is required, a simple resistive voltage divider is connected between pin 9 of the waveform generator and the VCO input of the phase detector.

Second, the DC output level of the amplifier must be made compatible to the DC level required at the FM input of the waveform generator (pin 8, 0.8V+). The simplest solution here is to provide a voltage divider to V+ (R1, R2 as shown) if the amplifier has a lower output level, or to ground if its level is higher. The divider can be made part of the low-pass filter.

This application not only provides for a free-running frequency with very low temperature drift, but is also has the unique feature of producing a large reconstituted sinewave signal with a frequency identical to that at the input.

For further information, see Intersil Application Note AN013, “Everything You Always Wanted to Know About the ICL8038”. 
**Definition of Terms**

**Supply Voltage** ($V_{\text{SUPPLY}}$). The total supply voltage from $V^+$ to $V^-$.

**Supply Current**. The supply current required from the power supply to operate the device, excluding load currents and the currents through $R_A$ and $R_B$.

**Frequency Range**. The frequency range at the square wave output through which circuit operation is guaranteed.

**Sweep FM Range**. The ratio of maximum frequency to minimum frequency which can be obtained by applying a sweep voltage to pin 8. For correct operation, the sweep voltage should be within the range:

$$\left(\frac{2}{3} V_{\text{SUPPLY}} + 2V\right) < V_{\text{SWEEP}} < V_{\text{SUPPLY}}$$

**FM Linearity**. The percentage deviation from the best fit straight line on the control voltage versus output frequency curve.

**Output Amplitude**. The peak-to-peak signal amplitude appearing at the outputs.

**Saturation Voltage**. The output voltage at the collector of $Q_{23}$ when this transistor is turned on. It is measured for a sink current of 2mA.

**Rise and Fall Times**. The time required for the square wave output to change from 10% to 90%, or 90% to 10%, of its final value.

**Triangle Waveform Linearity**. The percentage deviation from the best fit straight line on the rising and falling triangle waveform.

**Total Harmonic Distortion**. The total harmonic distortion at the sine wave output.

### Typical Performance Curves

**FIGURE 11. SUPPLY CURRENT vs SUPPLY VOLTAGE**

**FIGURE 12. FREQUENCY vs SUPPLY VOLTAGE**

**FIGURE 13. FREQUENCY vs TEMPERATURE**

**FIGURE 14. SQUARE WAVE OUTPUT RISE/FALL TIME vs LOAD RESISTANCE**
Typical Performance Curves (Continued)

FIGURE 15. SQUARE WAVE SATURATION VOLTAGE vs LOAD CURRENT

FIGURE 16. TRIANGLE WAVE OUTPUT VOLTAGE vs LOAD CURRENT

FIGURE 17. TRIANGLE WAVE OUTPUT VOLTAGE vs FREQUENCY

FIGURE 18. TRIANGLE WAVE LINEARITY vs FREQUENCY

FIGURE 19. SINE WAVE OUTPUT VOLTAGE vs FREQUENCY

FIGURE 20. SINE WAVE DISTORTION vs FREQUENCY
Dual-In-Line Plastic Packages (PDIP)

NOTES:
1. Controlling Dimensions: INCH. In case of conflict between English and Metric dimensions, the inch dimensions control.
3. Symbols are defined in the “MO Series Symbol List” in Section 2.2 of Publication No. 95.
4. Dimensions A, A1 and L are measured with the package seated in JEDEC seating plane gauge GS-3.
5. D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch (0.25mm).
6. E and $e_A$ are measured with the leads constrained to be perpendicular to datum.
7. $e_B$ and $e_C$ are measured at the lead tips with the leads unconstrained. $e_C$ must be zero or greater.
8. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch (0.25mm).
9. N is the maximum number of terminal positions.
10. Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of 0.030 - 0.045 inch (0.76 - 1.14mm).

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>INCHES</th>
<th>MILLIMETERS</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>MIN</td>
<td>MAX</td>
</tr>
<tr>
<td>A</td>
<td>-</td>
<td>0.210</td>
</tr>
<tr>
<td>A1</td>
<td>0.015</td>
<td>-</td>
</tr>
<tr>
<td>A2</td>
<td>0.115</td>
<td>0.195</td>
</tr>
<tr>
<td>B</td>
<td>0.014</td>
<td>0.022</td>
</tr>
<tr>
<td>B1</td>
<td>0.045</td>
<td>0.070</td>
</tr>
<tr>
<td>C</td>
<td>0.008</td>
<td>0.014</td>
</tr>
<tr>
<td>D</td>
<td>0.735</td>
<td>0.775</td>
</tr>
<tr>
<td>D1</td>
<td>0.005</td>
<td>-</td>
</tr>
<tr>
<td>E</td>
<td>0.300</td>
<td>0.325</td>
</tr>
<tr>
<td>E1</td>
<td>0.240</td>
<td>0.280</td>
</tr>
<tr>
<td>e</td>
<td>0.100</td>
<td>BSC</td>
</tr>
<tr>
<td>$e_A$</td>
<td>0.300</td>
<td>BSC</td>
</tr>
<tr>
<td>$e_B$</td>
<td>-</td>
<td>0.430</td>
</tr>
<tr>
<td>L</td>
<td>0.115</td>
<td>0.150</td>
</tr>
<tr>
<td>N</td>
<td>14</td>
<td>14</td>
</tr>
</tbody>
</table>

Rev. 0 12/93
Ceramic Dual-In-Line Frit Seal Packages (CERDIP)

NOTES:

1. Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark.

2. The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied.

3. Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness.

4. Corner leads (1, N, N/2, and N/2+1) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b2.

5. This dimension allows for off-center lid, meniscus, and glass overrun.

6. Dimension Q shall be measured from the seating plane to the base plane.

7. Measure dimension S1 at all four corners.

8. N is the maximum number of terminal positions.


10. Controlling dimension: INCH.

F14.3 MIL-STD-1835 GDIP1-T14 (D-1, CONFIGURATION A)
14 LEAD CERAMIC DUAL-IN-LINE FRIT SEAL PACKAGE

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>INCHES</th>
<th>MILLIMETERS</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>-</td>
<td>0.200</td>
</tr>
<tr>
<td>b</td>
<td>0.014</td>
<td>0.026</td>
</tr>
<tr>
<td>b1</td>
<td>0.014</td>
<td>0.023</td>
</tr>
<tr>
<td>b2</td>
<td>0.045</td>
<td>0.065</td>
</tr>
<tr>
<td>b3</td>
<td>0.023</td>
<td>0.045</td>
</tr>
<tr>
<td>c</td>
<td>0.008</td>
<td>0.018</td>
</tr>
<tr>
<td>c1</td>
<td>0.008</td>
<td>0.015</td>
</tr>
<tr>
<td>D</td>
<td>-</td>
<td>0.785</td>
</tr>
<tr>
<td>E</td>
<td>0.220</td>
<td>0.310</td>
</tr>
<tr>
<td>e</td>
<td>0.100</td>
<td>0.254</td>
</tr>
<tr>
<td>eA</td>
<td>0.300</td>
<td>0.762</td>
</tr>
<tr>
<td>eA/2</td>
<td>0.150</td>
<td>3.81</td>
</tr>
<tr>
<td>L</td>
<td>0.125</td>
<td>0.318</td>
</tr>
<tr>
<td>Q</td>
<td>0.015</td>
<td>0.38</td>
</tr>
<tr>
<td>S1</td>
<td>0.005</td>
<td>-</td>
</tr>
<tr>
<td>α</td>
<td>90°</td>
<td>105°</td>
</tr>
<tr>
<td>aaa</td>
<td>-</td>
<td>0.38</td>
</tr>
<tr>
<td>bbb</td>
<td>-</td>
<td>0.030</td>
</tr>
<tr>
<td>ccc</td>
<td>-</td>
<td>0.010</td>
</tr>
<tr>
<td>M</td>
<td>-</td>
<td>0.0015</td>
</tr>
<tr>
<td>N</td>
<td>14</td>
<td>14</td>
</tr>
</tbody>
</table>

Rev. 0 4/94

All Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation’s quality certifications can be viewed at website www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see web site www.intersil.com

Sales Office Headquarters

NORTH AMERICA
Intersil Corporation
2401 Palm Bay Rd., Mail Stop 53-204
Palm Bay, FL 32905
TEL: (321) 724-7000
FAX: (321) 724-7240

EUROPE
Intersil SA
Mercure Center
100, Rue de la Fusee
1130 Brussels, Belgium
TEL: (32) 2.724.2111
FAX: (32) 2.724.22.05

ASIA
Intersil Ltd.
8F-2, 96, Sec. 1, Chien-kuo North,
Taipei, Taiwan 104
Republic of China
TEL: 886-2-2515-8508
FAX: 886-2-2515-8369